# GD25WD40E/20E DATASHEET

GD25WD40E&20E-Rev1.5 1 September 2024

#### **Contents**

| 1 | FE.  | ATURES                                                      | 4  |
|---|------|-------------------------------------------------------------|----|
| 2 | GE   | ENERAL DESCRIPTIONS                                         | 5  |
| 3 |      | EMORY ORGANIZATION                                          |    |
|   |      |                                                             |    |
| 4 | DE   | EVICE OPERATIONS                                            | 11 |
|   | 4.1  | SPI Mode                                                    | 11 |
| 5 | DA   | ATA PROTECTION                                              | 12 |
| 6 |      | ATUS REGISTER                                               | 1/ |
|   |      |                                                             |    |
| 7 | CO   | DMMAND DESCRIPTIONS                                         | 16 |
|   | 7.1  | WRITE ENABLE (WREN) (06H)                                   | 18 |
|   | 7.2  | Write Disable (WRDI) (04H)                                  | 18 |
|   | 7.3  | READ STATUS REGISTER (RDSR) (05H)                           | 18 |
|   | 7.4  | Write Status Register (WRSR) (01H)                          | 19 |
|   | 7.5  | READ DATA BYTES (READ) (03H)                                | 19 |
|   | 7.6  | READ DATA BYTES AT HIGHER SPEED (FAST READ) (OBH)           | 20 |
|   | 7.7  | DUAL OUTPUT FAST READ (3BH)                                 | 20 |
|   | 7.8  | PAGE PROGRAM (PP) (02H)                                     | 21 |
|   | 7.9  | Sector Erase (SE) (20H)                                     | 22 |
|   | 7.10 | 32KB BLOCK ERASE (BE32) (52H)                               | 22 |
|   | 7.11 | 64KB BLOCK ERASE (BE64) (D8H)                               | 23 |
|   | 7.12 | CHIP ERASE (CE) (60H/C7H)                                   | 23 |
|   | 7.13 | READ MANUFACTURE ID/ DEVICE ID (REMS) (90H)                 | 24 |
|   | 7.14 | READ IDENTIFICATION (RDID) (9FH)                            | 24 |
|   | 7.15 | READ UNIQUE ID (4BH)                                        | 25 |
|   | 7.16 | Erase Security Registers (44H)                              | 26 |
|   | 7.17 | Program Security Registers (42H)                            | 26 |
|   | 7.18 | READ SECURITY REGISTERS (48H)                               | 27 |
|   | 7.19 | DEEP POWER-DOWN (DP) (B9H)                                  | 28 |
|   | 7.20 | RELEASE FROM DEEP POWER-DOWN AND READ DEVICE ID (RDI) (ABH) | 28 |
| 8 | EL   | ECTRICAL CHARACTERISTICS                                    | 30 |
|   | 8.1  | Power-On Timing                                             | 30 |
|   | 8.2  | Initial Delivery State                                      | 30 |
|   | 8.3  | Absolute Maximum Ratings                                    | 30 |
|   | 8.4  | CAPACITANCE MEASUREMENT CONDITIONS                          | 31 |
|   | 8.5  | DC CHARACTERISTICS                                          | 32 |
|   | 8.6  | AC CHARACTERISTICS                                          | 35 |
|   |      |                                                             |    |



#### GD25WD40E/20E

| 9 (  | ORDERING INFORMATION        | 42 |
|------|-----------------------------|----|
| 9.1  | VALID PART NUMBERS          | 43 |
| 10   | PACKAGE INFORMATION         | 45 |
| 10.1 | 1 РАСКАGE USON6 (1.2x1.2мм) | 45 |
| 10.2 | 2 PACKAGE USON8 (1.5х1.5мм) | 46 |
| 10.3 | 3 РАСКАGE USON8 (3х2мм)     | 47 |
| 10.4 | 4 PACKAGE SOP8 150MIL       | 48 |
| 11   | REVISION HISTORY            | 49 |

#### **GD25WD40E/20E**

#### **FEATURES**

- ◆ 4M/2M-bit Serial NOR Flash
  - 512K/256K-Byte
  - 256 Bytes per programmable page
- · Standard, Dual Output
  - Standard SPI: SCLK, CS#, SI, SO, WP#
  - Dual Output: SCLK, CS#, IO0, IO1, WP#
- High Speed Clock Frequency
  - 104MHz for fast read
  - Dual Output Data transfer up to 160Mbits/s
- Software/Hardware Write Protection
  - Write protect all/portion of memory via software
  - Enable/Disable protection with WP# Pin
  - Top/Bottom Block protection
- Endurance and Data Retention
  - Minimum 100,000 Program/Erase Cycles
  - 20-year data retention typical

- ◆ Fast Program/Erase Speed
  - Page Program time: 1.4ms typical
  - Sector Erase time: 120ms typical
  - Block Erase time: 0.4s/0.6s typical
  - Chip Erase time: 4s/2s typical
- Flexible Architecture
  - Uniform Sector of 4K-Byte
  - Uniform Block of 32/64K-Byte
- ◆ Low Power Consumption
  - 0.1/0.5µA typical standby current
  - 0.1/0.5µA typical deep power down current
- Advanced Security Features
  - 128-bit Unique ID for each device
  - 512-Byte Security Registers With OTP Locks
- Single Power Supply Voltage
  - Full voltage range: 1.65-3.6V
- Package Information
  - USON6 (1.2x1.2mm)
  - USON8 (1.5x1.5mm)
  - USON8 (3x2mm)
  - SOP8 150mil

#### 2 GENERAL DESCRIPTIONS

The GD25WD40E/20E (4M/2M-bit) Serial NOR flash supports the standard Serial Peripheral Interface (SPI), and the Dual Output: Serial Clock, Chip Select, Serial Data I/O0 (SI) and I/O1 (SO). The Dual Output data is transferred with speed of 160Mbit/s.

#### **CONNECTION DIAGRAM AND PIN DESCRIPTION**

Figure 1 Connection Diagram for USON6 package



6 - LEAD USON

Table 1. Pin Description for USON6 Package

| Pin No. | Pin Name | I/O | Description                      |
|---------|----------|-----|----------------------------------|
| 1       | CS#      | I   | Chip Select Input                |
| 2       | SO (IO1) | 0   | Data Output (Data Output 1)      |
| 3       | VSS      |     | Ground                           |
| 4       | SI (IO0) | I/O | Data Input (Data Input Output 0) |
| 5       | SCLK     | I   | Serial Clock Input               |
| 6       | VCC      |     | Power Supply                     |

#### Note:

1. CS# must be driven high if chip is not selected. Please don't leave CS# floating any time after power is on.

GD25WD40E&20E-Rev1.5 5 September 2024

Figure 2 Connection Diagram for USON8 package



8 - LEAD USON

Table 2. Pin Description for USON8 Package

| Pin No. | Pin Name | I/O | Description                      |
|---------|----------|-----|----------------------------------|
| 1       | CS#      | I   | Chip Select Input                |
| 2       | SO (IO1) | 0   | Data Output (Data Output 1)      |
| 3       | WP#      | I   | Write Protect Input              |
| 4       | VSS      |     | Ground                           |
| 5       | SI (IO0) | I/O | Data Input (Data Input Output 0) |
| 6       | SCLK     | I   | Serial Clock Input               |
| 7       | NC       |     | No Connection                    |
| 8       | VCC      |     | Power Supply                     |

#### Note:

- 1. CS# must be driven high if chip is not selected. Please don't leave CS# floating any time after power is on.
- 2. If WP# is unused, it must be driven high by the host, or an external pull-up resistor must be placed on the PCB in order to avoid allowing WP# input to float.

### **Uniform Sector Standard and Dual Serial Flash**

Figure 3 Connection Diagram for SOP8 package

CS# 1 8 VCC

SO (IO1) 2 7 NC

Top View

WP# 3 6 SCLK

VSS 4 5 (IO0)

8 - LEAD SOP

Table 3. Pin Description for SOP8 Package

| Pin No. | Pin Name | I/O | Description                      |
|---------|----------|-----|----------------------------------|
| 1       | CS#      | I   | Chip Select Input                |
| 2       | SO (IO1) | 0   | Data Output (Data Output 1)      |
| 3       | WP#      | I   | Write Protect Input              |
| 4       | VSS      |     | Ground                           |
| 5       | SI (IO0) | I/O | Data Input (Data Input Output 0) |
| 6       | SCLK     | I   | Serial Clock Input               |
| 7       | NC       |     | No Connection                    |
| 8       | VCC      |     | Power Supply                     |

#### Note:

- 1. CS# must be driven high if chip is not selected. Please don't leave CS# floating any time after power is on.
- 2. If WP# is unused, it must be driven high by the host, or an external pull-up resistor must be placed on the PCB in order to avoid allowing WP# input to float.

#### **BLOCK DIAGRAM**



#### **3 MEMORY ORGANIZATION**

#### GD25WD40E

| Each device has | Each block has | Each sector has | Each page has |         |
|-----------------|----------------|-----------------|---------------|---------|
| 512K            | 64/32K         | 4K              | 256           | bytes   |
| 2K              | 256/128        | 16              | -             | pages   |
| 128             | 16/8           | -               | -             | sectors |
| 8/16            | -              | -               | -             | blocks  |

#### GD25WD20E

| Each device has | Each block has | Each sector has | Each page has |         |
|-----------------|----------------|-----------------|---------------|---------|
| 256K            | 64/32K         | 4K              | 256           | bytes   |
| 1K              | 256/128        | 16              | -             | pages   |
| 64              | 16/8           | -               | -             | sectors |
| 4/8             | -              | -               | -             | blocks  |

#### **UNIFORM BLOCK SECTOR ARCHITECTURE**

#### **GD25WD40E 64K Bytes Block Sector Architecture**

| Block | Sector | Addres  | s range |
|-------|--------|---------|---------|
|       | 127    | 07F000H | 07FFFFH |
| 7     |        |         |         |
|       | 112    | 070000H | 070FFFH |
|       | 111    | 06F000H | 06FFFFH |
| 6     |        |         |         |
|       | 96     | 060000H | 060FFFH |
|       |        |         |         |
|       |        |         |         |
|       |        |         |         |
|       |        |         |         |
|       |        |         |         |
|       |        |         |         |
|       | 47     | 02F000H | 02FFFFH |
| 2     |        |         |         |
|       | 32     | 020000H | 020FFFH |
|       | 31     | 01F000H | 01FFFFH |
| 1     |        |         |         |
|       | 16     | 010000H | 010FFFH |
|       | 15     | 00F000H | 00FFFFH |
| 0     |        |         |         |
|       | 0      | 000000H | 000FFFH |



#### GD25WD40E/20E

#### **GD25WD20E 64K Bytes Block Sector Architecture**

| Block | Sector | Address range |         |  |
|-------|--------|---------------|---------|--|
|       | 64     | 03F000H       | 03FFFFH |  |
| 3     |        |               |         |  |
|       |        |               |         |  |
|       | 47     | 02F000H       | 02FFFFH |  |
| 2     |        |               |         |  |
|       | 32     | 020000H       | 020FFFH |  |
|       | 31     | 01F000H       | 01FFFFH |  |
| 1     |        |               |         |  |
|       | 16     | 010000H       | 010FFFH |  |
|       | 15     | 00F000H       | 00FFFFH |  |
| 0     |        |               |         |  |
|       | 0      | 000000Н       | 000FFFH |  |

GD25WD40E/20E

#### **DEVICE OPERATIONS**

#### 4.1 **SPI Mode**

#### Standard SPI

The GD25WD40E/20E features a serial peripheral interface on 4 signals bus: Serial Clock (SCLK), Chip Select (CS#), Serial Data Input (SI) and Serial Data Output (SO). Both SPI bus mode 0 and 3 are supported. Input data is latched on the rising edge of SCLK and data shifts out on the falling edge of SCLK.

#### **Dual SPI**

The GD25WD40E/20E supports Dual Output operation when using the "Dual Output Fast Read" (3BH) commands. These commands allow data to be transferred to or from the device at twice the rate of the standard SPI. When using the Dual Output command the SI pin becomes bidirectional I/O pins: IO0, and the SO pin becomes IO1.

#### **GD25WD40E/20E**

#### 5 **DATA PROTECTION**

The GD25WD40E/20E provide the following data protection methods:

- Write Enable (WREN) command: The WREN command is set the Write Enable Latch bit (WEL). The WEL bit will return to reset by the following situation:
  - -Power-Up
  - -Write Disable (WRDI)
  - -Write Status Register (WRSR)
  - -Page Program (PP)
  - -Sector Erase (SE) / Block Erase (BE) / Chip Erase (CE)
- Software Protection Mode: The Block Protect bits (BP2-BP0) define the section of the memory array that can be read but not changed.
- Hardware Protection Mode: WP# goes low to protect the Block Protect bits (BP2-BP0) and the SRP bit.
- Deep Power-Down Mode: In Deep Power-Down Mode, all commands are ignored except the Release from Deep Power-Down Mode command.
- Write Inhibit Voltage (VWI): Device would reset automatically when VCC is below a certain threshold VWI.

Table 4. GD25WD40E Protected area size (CMP=0)

| Statu | s Register C | ontent | Memory Content  |                 |         |               |  |
|-------|--------------|--------|-----------------|-----------------|---------|---------------|--|
| BP2   | BP1          | BP0    | Blocks          | Addresses       | Density | Portion       |  |
| 0     | 0            | 0      | NONE            | NONE            | NONE    | NONE          |  |
| 0     | 0            | 1      | Sector 0 to 125 | 000000H-07DFFFH | 504KB   | Lower 126/128 |  |
| 0     | 1            | 0      | Sector 0 to 123 | 000000H-07BFFFH | 496KB   | Lower 124/128 |  |
| 0     | 1            | 1      | Sector 0 to 119 | 000000H-077FFFH | 480KB   | Lower 120/128 |  |
| 1     | 0            | 0      | Sector 0 to 111 | 000000H-06FFFFH | 448KB   | Lower 112/128 |  |
| 1     | 0            | 1      | Sector 0 to 95  | 000000H-05FFFFH | 384KB   | Lower 96/128  |  |
| 1     | 1            | 0      | Sector 0 to 63  | 000000H-03FFFFH | 256KB   | Lower 64/128  |  |
| 1     | 1            | 1      | ALL             | 000000H-07FFFFH | 512KB   | ALL           |  |

Table 5. GD25WD40E Protected area size (CMP=1)

| Statu | Status Register Content |     |                   | Memory Content  |         |              |  |
|-------|-------------------------|-----|-------------------|-----------------|---------|--------------|--|
| BP2   | BP1                     | BP0 | Blocks            | Addresses       | Density | Portion      |  |
| 0     | 0                       | 0   | ALL               | 000000H-07FFFFH | 512KB   | ALL          |  |
| 0     | 0                       | 1   | Sector 126 to 127 | 07E000H-07FFFFH | 8KB     | Upper 2/128  |  |
| 0     | 1                       | 0   | Sector 124 to 127 | 07C000H-07FFFFH | 16KB    | Upper 4/128  |  |
| 0     | 1                       | 1   | Sector 120 to 127 | 078000H-07FFFFH | 32KB    | Upper 8/128  |  |
| 1     | 0                       | 0   | Sector 112 to 127 | 070000H-07FFFFH | 64KB    | Upper 16/128 |  |
| 1     | 0                       | 1   | Sector 96 to 127  | 060000H-07FFFFH | 128KB   | Upper 32/128 |  |
| 1     | 1                       | 0   | Sector 64 to 127  | 040000H-07FFFFH | 256KB   | Upper 64/128 |  |
| 1     | 1                       | 1   | NONE              | NONE            | NONE    | NONE         |  |



#### GD25WD40E/20E

#### Table 6. GD25WD20E Protected area size (CMP=0)

| Status Register Content |     |     | Memory Content |                 |         |             |  |
|-------------------------|-----|-----|----------------|-----------------|---------|-------------|--|
| BP2                     | BP1 | BP0 | Blocks         | Addresses       | Density | Portion     |  |
| 0                       | 0   | 0   | NONE           | NONE            | NONE    | NONE        |  |
| 0                       | 0   | 1   | Sector 0 to 61 | 000000H-03DFFFH | 248KB   | Lower 62/64 |  |
| 0                       | 1   | 0   | Sector 0 to 59 | 000000H-03BFFFH | 240KB   | Lower 60/64 |  |
| 0                       | 1   | 1   | Sector 0 to 55 | 000000H-037FFFH | 224KB   | Lower 56/64 |  |
| 1                       | 0   | 0   | Sector 0 to 47 | 000000H-02FFFFH | 192KB   | Lower 48/64 |  |
| 1                       | 0   | 1   | Sector 0 to 31 | 000000H-01FFFFH | 128KB   | Lower 32/64 |  |
| 1                       | 1   | Х   | ALL            | 000000H-03FFFFH | 256KB   | ALL         |  |

#### Table 7. GD25WD20E Protected area size (CMP=1)

| Status Register Content |     |     | Memory Content  |                 |         |             |  |
|-------------------------|-----|-----|-----------------|-----------------|---------|-------------|--|
| BP2                     | BP1 | BP0 | Blocks          | Addresses       | Density | Portion     |  |
| 0                       | 0   | 0   | ALL             | 000000H-03FFFFH | 256KB   | ALL         |  |
| 0                       | 0   | 1   | Sector 62 to 63 | 03E000H-03FFFFH | 8KB     | Upper 2/64  |  |
| 0                       | 1   | 0   | Sector 60 to 63 | 03C000H-03FFFFH | 16KB    | Upper 4/64  |  |
| 0                       | 1   | 1   | Sector 56 to 63 | 038000H-03FFFFH | 32KB    | Upper 8/64  |  |
| 1                       | 0   | 0   | Sector 48 to 63 | 030000H-03FFFFH | 64KB    | Upper 16/64 |  |
| 1                       | 0   | 1   | Sector 32 to 63 | 020000H-03FFFFH | 128KB   | Upper 32/64 |  |
| 1                       | 1   | Х   | NONE            | NONE            | NONE    | NONE        |  |

#### **6 STATUS REGISTER**

Table 8. Status Register

| No. | Name | Description                    | Note                        |
|-----|------|--------------------------------|-----------------------------|
| S7  | SRP  | Status Register Protection Bit | Non-volatile writable       |
| S6  | LB   | Security Register Lock Bit     | Non-volatile writable (OTP) |
| S5  | CMP  | Complement Protect Bit         | Non-volatile writable       |
| S4  | BP2  | Block Protect Bit              | Non-volatile writable       |
| S3  | BP1  | Block Protect Bit              | Non-volatile writable       |
| S2  | BP0  | Block Protect Bit              | Non-volatile writable       |
| S1  | WEL  | Write Enable Latch             | Volatile, read only         |
| S0  | WIP  | Erase/Write In Progress        | Volatile, read only         |

The status and control bits of the Status Register are as follows:

#### WIP bit

The Write in Progress (WIP) bit indicates whether the memory is busy in program/erase/write status register progress. When WIP bit sets to 1, means the device is busy in program/erase/write status register progress, when WIP bit sets 0, means the device is not in program/erase/write status register progress.

#### **WEL** bit

The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. When set to 1 the internal Write Enable Latch is set, when set to 0 the internal Write Enable Latch is reset and no Write Status Register, Program or Erase command is accepted.

#### BP2, BP1, BP0 bits

The Block Protect (BP2, BP1, and BP0) bits are non-volatile. They define the size of the area to be software protected against Program and Erase commands. These bits are written with the Write Status Register (WRSR) command. When the Block Protect (BP2, BP1, BP0) bits are set to 1, the relevant memory area (as defined in Table4~7) becomes protected against Page Program (PP), Sector Erase (SE) and Block Erase (BE) commands. The Block Protect (BP2, BP1, and BP0) bits can be written provided that the Hardware Protected mode has not been set. The Chip Erase (CE) command is executed, if the Block Protect (BP2, BP1, and BP0) bits are 0 and CMP=0 or the Block Protect (BP2 and BP1) bits are 1 and CMP=1.

#### SRP bit

The Status Register Protect (SRP) bits are non-volatile Read/Write bits in the status register. The SRP bit controls the method of the write protection: software protected, hardware protected, or hardware unprotected.

Table 9. Status Register Protect (SRP) bit

| SRP | WP#                    | Status Register    | Description                                                         |
|-----|------------------------|--------------------|---------------------------------------------------------------------|
| 0   | _                      | Software Protected | The Status Register can be written to after a Write Enable command, |
| 0   | U X Software Protected | Software Protected | WEL=1.(Default)                                                     |
| 1   | 0                      | Hardware Protected | WP#=0, the Status Register locked and cannot be written to.         |



#### GD25WD40E/20E

| 1 | 1 | Hardware Unprotected   | WP#=1, the Status Register is unlocked and can be written to after a |
|---|---|------------------------|----------------------------------------------------------------------|
| ' | ' | riardware oriprotected | Write Enable command, WEL=1                                          |

#### CMP bit

The CMP bit is a non-volatile Read/Write bit in the Status Register (S5). It is used in conjunction with the BP2-BP0 bits to provide more flexibility for the array protection. Please see the Status registers Memory Protection table for details. The default setting is CMP=0.

#### LB bit

The LB bit is a non-volatile One Time Program (OTP) bit in Status Register (S6) that provide the write protect control and status to the Security Registers. The default state of LB is 0, the security registers are unlocked. LB can be set to 1 individually using the Write Register instruction. LB is One Time Programmable, once it is set to 1, the Security Registers will become read-only permanently.

#### **Uniform Sector Standard and Dual Serial Flash**

#### **GD25WD40E/20E**

#### 7 COMMAND DESCRIPTIONS

All commands, addresses and data are shifted in and out of the device, beginning with the most significant bit on the first rising edge of SCLK after CS# is driven low. Then, the one-byte command code must be shifted in to the device, with most significant bit first on SI, and each bit is latched on the rising edges of SCLK.

Every command sequence starts with a one-byte command code. Depending on the command, this might be followed by address bytes, or by data bytes, or by both or none. CS# must be driven high after the last bit of the command sequence has been completed. For the command of Read, Fast Read, Read Status Register or Release from Deep Power-Down, and Read Device ID, the shifted-in command sequence is followed by a data-out sequence. All read instruction can be completed after any bit of the data-out sequence is being shifted out, and then CS# must be driven high to return to deselected status.

For the command of Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Register, Write Enable, Write Disable or Deep Power-Down command, CS# must be driven high exactly at a byte boundary, otherwise the command is rejected, and is not executed. That is CS# must be driven high when the number of clock pulses after CS# being driven low is an exact multiple of eight. For Page Program, if at any time the input byte is not a full byte, nothing will happen and WEL will not be reset.

Table 10. Commands

| Command Name                              | Byte 1  | Byte 2          | Byte 3         | Byte 4    | Byte 5          | Byte 6                 | Byte 7  | Byte 8 | Byte 9 |
|-------------------------------------------|---------|-----------------|----------------|-----------|-----------------|------------------------|---------|--------|--------|
| Write Enable                              | 06H     |                 |                |           |                 |                        |         |        |        |
| Write Disable                             | 04H     |                 |                |           |                 |                        |         |        |        |
| Read Status Register                      | 05H     | (S7-S0)         | (cont.)        |           |                 |                        |         |        |        |
| Write Status Register                     | 01H     | S7-S0           |                |           |                 |                        |         |        |        |
| Read Data                                 | 03H     | A23-A16         | A15-A8         | A7-A0     | (D7-D0)         | (cont.)                |         |        |        |
| Fast Read                                 | 0BH     | A23-A16         | A15-A8         | A7-A0     | dummy           | (D7-D0)                | (cont.) |        |        |
| Dual Output Fast Read                     | 3BH     | A23-A16         | A15-A8         | A7-A0     | dummy           | (D7-D0) <sup>(1)</sup> | (cont.) |        |        |
| Page Program                              | 02H     | A23-A16         | A15-A8         | A7-A0     | D7-D0           | Next Byte              |         |        |        |
| Sector Erase                              | 20H     | A23-A16         | A15-A8         | A7-A0     |                 |                        |         |        |        |
| Block Erase (32K)                         | 52H     | A23-A16         | A15-A8         | A7-A0     |                 |                        |         |        |        |
| Block Erase (64K)                         | D8H     | A23-A16         | A15-A8         | A7-A0     |                 |                        |         |        |        |
| Chip Erase                                | 60H/C7H |                 |                |           |                 |                        |         |        |        |
| Read Manufacturer/ Device                 | 90H     | 00H             | 00H            | 00H       | (MID7-<br>MID0) | (ID7-ID0)              | (cont.) |        |        |
| Read Identification                       | 9FH     | (MID7-<br>MID0) | (ID15-<br>ID8) | (ID7-ID0) | (cont.)         |                        |         |        |        |
| Read Unique ID                            | 4BH     | 00H             | 00H            | 00H       | dummy           | (UID7-<br>UID0)        | (cont.) |        |        |
| Erase Security Registers <sup>(2)</sup>   | 44H     | A23-A16         | A15-A8         | A7-A0     |                 |                        |         |        |        |
| Program Security Registers <sup>(2)</sup> | 42H     | A23-A16         | A15-A8         | A7-A0     | D7-D0           | Next Byte              |         |        |        |



#### GD25WD40E/20E

| Read Security Registers <sup>(2)</sup>              | 48H | A23-A16 | A15-A8 | A7-A0 | dummy     | (D7-D0) | (cont.) |  |
|-----------------------------------------------------|-----|---------|--------|-------|-----------|---------|---------|--|
| Deep Power-Down                                     | В9Н |         |        |       |           |         |         |  |
| Release From Deep Power-<br>Down                    | ABH |         |        |       |           |         |         |  |
| Release From Deep Power-<br>Down and Read Device ID | АВН | dummy   | dummy  | dummy | (ID7-ID0) | (cont.) |         |  |

Note:

1. Dual Output data

IO0 = (D6, D4, D2, D0)

IO1 = (D7, D5, D3, D1)

2. Security Registers Address

Security Register: A23-A16=00H, A15-A12=00H, A11-A9 = 000b, A8-A0= Byte Address

#### **TABLE OF ID DEFINITIONS**

#### GD25WD40E

| Operation Code | MID7-MID0 | ID15-ID8 | ID7-ID0 |
|----------------|-----------|----------|---------|
| 9FH            | C8        | 64       | 13      |
| 90H            | C8        |          | 12      |
| ABH            |           |          | 12      |

#### GD25WD20E

| Operation Code | MID7-MID0 | ID15-ID8 | ID7-ID0 |
|----------------|-----------|----------|---------|
| 9FH            | C8        | 64       | 12      |
| 90H            | C8        |          | 11      |
| ABH            |           |          | 11      |

#### 7.1 Write Enable (WREN) (06H)

The Write Enable (WREN) command is for setting the Write Enable Latch (WEL) bit. The Write Enable Latch (WEL) bit must be set prior to every Page Program (PP), Sector Erase (SE), Block Erase (BE), Chip Erase (CE), Write Status Register (WRSR) and Erase/Program Security Registers command.

The Write Enable (WREN) command sequence: CS# goes low → sending the Write Enable command → CS# goes high.

CS#

0 1 2 3 4 5 6 7

SCLK

Command

Command

High-Z

Figure 4. Write Enable Sequence Diagram

#### 7.2 Write Disable (WRDI) (04H)

The Write Disable command is for resetting the Write Enable Latch (WEL) bit. The Write Enable Latch (WEL) bit may be set to 0 by issuing the Write Disable (WRDI) command to disable Page Program (PP), Sector Erase (SE), Block Erase (BE), Chip Erase (CE), Write Status Register (WRSR), that require WEL be set to 1 for execution. The WRDI command can be used by the user to protect memory areas against inadvertent writes that can possibly corrupt the contents of the memory. The WRDI command is ignored during an embedded operation while WIP bit =1.

The WEL bit is reset by following condition: Write Disable command (WRDI), Power-up, and upon completion of the Write Status Register, Page Program, Sector Erase, Block Erase and Chip Erase commands.

The Write Disable command sequence: CS# goes low →Sending the Write Disable command →CS# goes high.



Figure 5. Write Disable Sequence Diagram

#### 7.3 Read Status Register (RDSR) (05H)

The Read Status Register (RDSR) command is for reading the Status Register. The Status Register may be read at any time, even while a Program, Erase or Write Status Register cycle is in progress. When one of these cycles is in progress, it is recommended to check the Write in Progress (WIP) bit before sending a new command to the device. It is also possible to read the Status Register continuously. For command code "05H", the SO will output Status Register bits S7~SO.

#### **Uniform Sector Standard and Dual Serial Flash**

**GD25WD40E/20E** 



Figure 6. Read Status Register Sequence Diagram

#### 7.4 Write Status Register (WRSR) (01H)

The Write Status Register (WRSR) instruction allows new values to be written to the Status Register. A Write Enable (WREN) instruction must be executed previously to set the Write Enable Latch (WEL) bit, before it can be accepted.

The Write Status Register (WRSR) instruction is entered by driving Chip Select (CS#) Low, followed by the instruction code and the data byte on Serial Data Input (SI).

The Write Status Register (WRSR) instruction has no effect on S1 and S0 of the Status Register. S6 and S5 are always read as 0. Chip Select (CS#) must be driven High after the eighth bit of the data byte has been latched in. Otherwise, the Write Status Register (WRSR) instruction is not executed. As soon as Chip Select (CS#) is driven high, the self-timed Write Status Register cycle (the duration is tw) is initiated. While the Write Status Register cycle is in progress, reading Status Register to check the Write In Progress (WIP) bit is achievable.

The Write In Progress (WIP) bit is 1 during the self-timed Write Status Register cycle, and turn to 0 on the completion of the Write Status Register. When the cycle is completed, the Write Enable Latch (WEL) is reset to 0.

The Write Status Register (WRSR) instruction allows the user to change the values of the Block Protect (BP2, BP1, BP0) bits, which are utilized to define the size of the read-only area.

The Write Status Register (WRSR) instruction also allows the user to set or reset the Status Register Protect (SRP) bit in accordance with the Write Protect (WP#) signal, by setting which the device can enter into Hardware Protected Mode. The Write Status Register (WRSR) instruction is not executed once enter into the Hardware Protected Mode.



Figure 7. Write Status Register Sequence Diagram

#### 7.5 Read Data Bytes (READ) (03H)

The Read Data Bytes (READ) command is followed by a 3-byte address (A23-A0), and each bit is latched-in on the rising edge of SCLK. Then the memory content, at that address, is shifted out on SO, and each bit is shifted out, at a Max frequency f<sub>R</sub>, on the falling edge of SCLK. The first byte addressed can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out. The whole memory can, therefore, be read with a single Read Data Bytes (READ) command. Any Read Data Bytes (READ) command, while an Erase, Program or

Write cycle is in progress, is rejected without having any effects on the cycle that is in progress.

CS#

O 1 2 3 4 5 6 7 8 9 10 28 29 30 31 32 33 34 35 36 37 38 39

SCLK

Command

24-bit address

SI

MSB

Data Out1

Data Out2

SO

MSB

To 6 5 4 3 2 1 0

Figure 8. Read Data Bytes Sequence Diagram

#### 7.6 Read Data Bytes at Higher Speed (Fast Read) (0BH)

The Read Data Bytes at Higher Speed (Fast Read) command is for quickly reading data out. It is followed by a 3-byte address (A23-A0) and a dummy byte, and each bit is latched-in on the rising edge of SCLK. Then the memory content, at that address, is shifted out on SO, and each bit is shifted out, at a Max frequency f<sub>C</sub>, on the falling edge of SCLK. The first byte address can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out.



Figure 9. Read Data Bytes at Higher Speed Sequence Diagram

#### 7.7 Dual Output Fast Read (3BH)

The Dual Output Fast Read command is followed by 3-byte address (A23-A0) and a dummy byte, and each bit is latched in on the rising edge of SCLK, then the memory contents are shifted out 2-bit per clock cycle from SI and SO.

The first byte addressed can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out.

#### Uniform Sector Standard and Dual Serial Flash

**GD25WD40E/20E** 



Figure 10. Dual Output Fast Read Sequence Diagram

#### 7.8 Page Program (PP) (02H)

The Page Program (PP) command is for programming the memory. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit before sending the Page Program command.

The Page Program (PP) command is entered by driving CS# Low, followed by the command code, three address bytes and at least one data byte on SI. If the 8 least significant address bits (A7-A0) are not all zero, all transmitted data that goes beyond the end of the current page are programmed from the start address of the same page (from the address whose 8 least significant bits (A7-A0) are all zero). CS# must be driven low for the entire duration of the sequence. The Page Program command sequence: CS# goes low → sending Page Program command → 3-byte address on SI → at least 1 byte data on SI → CS# goes high. If more than 256 bytes are sent to the device, previously latched data are discarded and the last 256 data bytes are guaranteed to be programmed correctly within the same page. If less than 256 data bytes are sent to device, they are correctly programmed at the requested addresses without having any effects on the other bytes of the same page. CS# must be driven high after the eighth bit of the last data byte has been latched in; otherwise the Page Program (PP) command is not executed.

As soon as CS# is driven high, the self-timed Page Program cycle (whose duration is tpp) is initiated. While the Page Program cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Page Program cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset.

A Page Program (PP) command applied to a page which is protected by the Block Protect (BP2, BP1, and BP0) is not executed.



Figure 11. Page Program Sequence Diagram

#### 7.9 Sector Erase (SE) (20H)

The Sector Erase (SE) command is for erasing the all data of the chosen sector. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The Sector Erase (SE) command is entered by driving CS# low, followed by the command code, and 3-address byte on SI. Any address inside the sector is a valid address for the Sector Erase (SE) command. CS# must be driven low for the entire duration of the sequence.

The Sector Erase command sequence: CS# goes low  $\rightarrow$  sending Sector Erase command  $\rightarrow$  3-byte address on SI  $\rightarrow$  CS# goes high. CS# must be driven high after the eighth bit of the last address byte has been latched in; otherwise the Sector Erase (SE) command is not executed. As soon as CS# is driven high, the self-timed Sector Erase cycle (whose duration is  $t_{SE}$ ) is initiated. While the Sector Erase cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Sector Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A Sector Erase (SE) command applied to a sector which is protected by the Block Protect (BP2, BP1, and BP0) bit is not executed.



Figure 12. Sector Erase Sequence Diagram

#### 7.10 32KB Block Erase (BE32) (52H)

The 32KB Block Erase command is for erasing the all data of the chosen block. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The 32KB Block Erase command is entered by driving CS# low, followed by the command code, and three address bytes on SI. Any address inside the block is a valid address for the 32KB Block Erase command. CS# must be driven low for the entire duration of the sequence.

The 32KB Block Erase command sequence: CS# goes low → sending 32KB Block Erase command → 3-byte address on SI → CS# goes high. CS# must be driven high after the eighth bit of the last address byte has been latched in; otherwise the 32KB Block Erase command is not executed. As soon as CS# is driven high, the self-timed Block Erase cycle (whose

duration is t<sub>BE1</sub>) is initiated. While the Block Erase cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Block Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A 32KB Block Erase command applied to a block which is protected by the Block Protect (BP2, BP1, and BP0) bits is not executed.

CS#

0 1 2 3 4 5 6 7 8 9 29 30 31

SCLK Command 24 Bits Address

SI 52H 23 22 --- 2 1 0 ////

MSB

Figure 13. 32KB Block Erase Sequence Diagram

#### 7.11 64KB Block Erase (BE64) (D8H)

The 64KB Block Erase command is for erasing the all data of the chosen block. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The 64KB Block Erase command is entered by driving CS# low, followed by the command code, and three address bytes on SI. Any address inside the block is a valid address for the 64KB Block Erase command. CS# must be driven low for the entire duration of the sequence.

The 64KB Block Erase command sequence: CS# goes low  $\rightarrow$  sending 64KB Block Erase command  $\rightarrow$  3-byte address on SI  $\rightarrow$  CS# goes high. CS# must be driven high after the eighth bit of the last address byte has been latched in; otherwise the 64KB Block Erase command is not executed. As soon as CS# is driven high, the self-timed Block Erase cycle (whose duration is  $t_{BE2}$ ) is initiated. While the Block Erase cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Block Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A 64KB Block Erase command applied to a block which is protected by the Block Protect (BP2, BP1, and BP0) bits is not executed.



Figure 14. 64KB Block Erase Sequence Diagram

#### 7.12 Chip Erase (CE) (60H/C7H)

The Chip Erase (CE) command is for erasing the all data of the chip. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit .The Chip Erase (CE) command is entered by driving CS# Low, followed by the command code on Serial Data Input (SI). CS# must be driven Low for the entire duration of the sequence.

The Chip Erase command sequence: CS# goes low  $\rightarrow$  sending Chip Erase command  $\rightarrow$  CS# goes high. CS# must be driven high after the eighth bit of the command code has been latched in; otherwise the Chip Erase command is not executed. As soon as CS# is driven high, the self-timed Chip Erase cycle (whose duration is  $t_{CE}$ ) is initiated. While the Chip Erase

cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Chip Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. The Chip Erase (CE) command is executed, if the Block Protect (BP2, BP1, and BP0) bits are 0 and CMP=0 or the Block Protect (BP2 and BP1) bits are 1 and CMP=1. The Chip Erase (CE) command is ignored if one or more sectors are protected.

CS#

Figure 15. Chip Erase Sequence Diagram

n 6 **SCLK** Command SI 60H or C7H

#### 7.13 Read Manufacture ID/ Device ID (REMS) (90H)

The Read Manufacturer/Device ID command is an alternative to the Release from Power-Down / Device ID command that provides both the JEDEC assigned Manufacturer ID and the specific Device ID.

The command is initiated by driving the CS# pin low and shifting the command code "90H" followed by a 24-bit address (A23-A0) of 000000H. After which, the Manufacturer ID and the Device ID are shifted out on the falling edge of SCLK with most significant bit (MSB) first.



Figure 16. Read Manufacture ID/ Device ID Sequence Diagram

#### 7.14 Read Identification (RDID) (9FH)

The Read Identification (RDID) command allows the 8-bit manufacturer identification to be read, followed by two bytes of device identification. The device identification indicates the memory type in the first byte, and the memory capacity of the device in the second byte. The Read Identification (RDID) command while an Erase or Program cycle is in progress, is not decoded, and has no effect on the cycle that is in progress. The Read Identification (RDID) command should not be issued while the device is in Deep Power-Down Mode.

The device is first selected by driving CS# low. Then, the 8-bit command code for the command is shifted in. This is followed

by the 24-bit device identification, stored in the memory. Each bit is shifted out on the falling edge of Serial Clock. The Read Identification (RDID) command is terminated by driving CS# high at any time during data output. When CS# is driven high, the device is in the Standby Mode. Once in the Standby Mode, the device waits to be selected, so that it can receive, decode and execute commands.

CS#

0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15

SCLK

SI

Wanufacturer ID

MSB

CS#

16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31

SCLK

SI

Memory Type ID15-ID8

Capacity ID7-ID0

MSB

MSB

MSB

Figure 17. Read Identification ID Sequence Diagram

#### 7.15 Read Unique ID (4BH)

The Read Unique ID command accesses a factory-set read-only 128bit number that is unique to each device. The Unique ID can be used in conjunction with user software methods to help prevent copying or cloning of a system.

The Read Unique ID command sequence: CS# goes low  $\rightarrow$  sending Read Unique ID command  $\rightarrow$  3-Byte Address (000000H)  $\rightarrow$ Dummy Byte $\rightarrow$ 128bit Unique ID Out  $\rightarrow$ CS# goes high.



Figure 18. Read Unique ID Sequence Diagram

#### 7.16 Erase Security Registers (44H)

The GD25WD40E/20E provides 512-Byte Security Registers which can be erased and programmed individually. These registers may be used by the system manufacturers to store security and other important information separately from the main memory array.

The Erase Security Registers command is similar to Sector/Block Erase command. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit.

The Erase Security Registers command sequence: CS# goes low → sending Erase Security Registers command → 3-byte address on SI → CS# goes high. The command sequence is shown below. CS# must be driven high after the eighth bit of the last address byte has been latched in; otherwise the Erase Security Registers command is not executed. As soon as CS# is driven high, the self-timed Erase Security Registers cycle (whose duration is tse) is initiated. While the Erase Security Registers cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Erase Security Registers cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. The Security Registers Lock Bit (LB) in the Status Register can be used to OTP protect the security registers. Once the LB bit is set to 1, the Security Registers will be permanently locked; the Erase Security Registers command will be ignored.

| Address A23-16    |     | A15-12 | A11-9 | A8-0       |  |
|-------------------|-----|--------|-------|------------|--|
| Security Register | 00H | 0000b  | 000b  | Don't care |  |

CS# 8 29 30 31 2 3 4 5 6 0 **SCLK** 24 Bits Address Command SI 44H

Figure 19. Erase Security Registers command Sequence Diagram

#### 7.17 Program Security Registers (42H)

The Program Security Registers command is similar to the Page Program command. Each security register contains two pages content. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit before sending the Program Security Registers command. The Program Security Registers command is entered by driving CS# Low, followed by the command code (42H), three address bytes and at least one data byte on SI. As soon as CS# is driven high, the self-timed Program Security Registers cycle (whose duration is tpp) is initiated. While the Program Security Registers cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Program Security Registers cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset.

If the Security Registers Lock Bit (LB) is set to 1, the Security Registers will be permanently locked. Program Security Registers command will be ignored.

| Address           | A23-16 | A15-12 | A11-9 | A8-0         |  |
|-------------------|--------|--------|-------|--------------|--|
| Security Register | 00H    | 0000b  | 000b  | Byte Address |  |



Figure 20. Program Security Registers command Sequence Diagram

#### 7.18 Read Security Registers (48H)

The Read Security Registers command is similar to Fast Read command. The command is followed by a 3-byte address (A23-A0) and a dummy byte, and each bit is latched-in on the rising edge of SCLK. Then the memory content, at that address, is shifted out on SO, and each bit is shifted out, at a Max frequency fc, on the falling edge of SCLK. The first byte addressed can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out. Once the A8-0 address reaches the last byte of the register (Byte 1FFH), it will reset to 000H, the command is completed by driving CS# high.

| Address           | A23-16 | A15-12 | A11-9 | A8-0         |
|-------------------|--------|--------|-------|--------------|
| Security Register | 00H    | 0000b  | 000b  | Byte Address |

Figure 21. Read Security Registers command Sequence Diagram



#### 7.19 Deep Power-Down (DP) (B9H)

Executing the Deep Power-Down (DP) command is the only way to put the device in the lowest consumption mode (the Deep Power-Down Mode). It can also be used as an extra software protection mechanism, while the device is not in active use, since in this mode, the device ignores all Write, Program and Erase commands. Driving CS# high deselects the device, and puts the device in the Standby Mode (if there is no internal cycle currently in progress). But this mode is not the Deep Power-Down Mode. The Deep Power-Down Mode can only be entered by executing the Deep Power-Down (DP) command. Once the device has entered the Deep Power-Down Mode, all commands are ignored except the Release from Deep Power-Down and Read Device ID (RDI) command. The Release from Deep Power-Down and Read Device ID (RDI) command releases the device from Deep Power-Down mode, also allows the Device ID of the device to be output on SO. The Deep Power-Down Mode automatically stops at Power-Down, and the device always in the Standby Mode after Power-Up.

The Deep Power-Down command sequence: CS# goes low → sending Deep Power-Down command → CS# goes high. CS# must be driven high after the eighth bit of the command code has been latched in; otherwise the Deep Power-Down (DP) command is not executed. As soon as CS# is driven high, it requires a delay of top before the supply current is reduced to Icc2 and the Deep Power-Down Mode is entered. Any Deep Power-Down (DP) command, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress.

CS# tDP -2 3 4 5 0 1 6 SCLK Deep Power-down mode SI В9Н

Figure 22. Deep Power-Down Sequence Diagram

#### 7.20 Release from Deep Power-Down and Read Device ID (RDI) (ABH)

The Release from Power-Down and Read Device ID command is a multi-purpose command. It can be used to release the device from the Power-Down state or obtain the devices electronic identification (ID) number.

To release the device from the Power-Down state, the command is issued by driving the CS# pin low, shifting the instruction code "ABH" and driving CS# high. Release from Power-Down will take the time duration of tress (See AC Characteristics) before the device will resume normal operation and other command are accepted. The CS# pin must remain high during the tRES1 time duration.

When used only to obtain the Device ID while not in the Power-Down state, the command is initiated by driving the CS# pin low and shifting the instruction code "ABH" followed by 3-dummy byte. The ID7~ID0 are then shifted out on the falling edge of SCLK with most significant bit (MSB) first. The Device ID value is listed in Manufacturer and Device Identification table. The Device ID can be read continuously. The command is completed by driving CS# high.

When used to release the device from the Power-Down state and obtain the ID7~ID0, the command is the same as previously described, except that after CS# is driven high it must remain high for a time duration of tres2 (See AC Characteristics). After this time duration the device will resume normal operation and other command will be accepted. If the Release from Power-Down / Device ID command is issued while an Erase, Program or Write cycle is in process (when WIP equals 1) the command is ignored and will not have any effects on the current cycle.

Figure 23. Release Power-Down Sequence Diagram



Figure 24. Release Power-Down/Read Device ID Sequence Diagram





#### 8 ELECTRICAL CHARACTERISTICS

#### 8.1 Power-On Timing

Figure 25. Power-On Timing Sequence Diagram



Table 11. Power-Up Timing and Write Inhibit Threshold

| Symbol | Parameter                                                               | Min. | Max. | Unit |
|--------|-------------------------------------------------------------------------|------|------|------|
| tVSL   | VCC (min.) to device operation                                          | 1    |      | ms   |
| VWI    | Write Inhibit Voltage                                                   | 1    | 1.55 | V    |
| VPWD   | VCC voltage needed to below VPWD for ensuring initialization will occur |      | 0.5  | V    |
| tPWD   | The minimum duration for ensuring initialization will occur             | 300  |      | μs   |

#### 8.2 Initial Delivery State

The device is delivered with the memory array erased: all bits are set to 1 (each Byte contains FFH). The Status Register contains 00H (all Status Register bits are 0).

#### 8.3 Absolute Maximum Ratings

| Parameter                                        | Value           | Unit                 |
|--------------------------------------------------|-----------------|----------------------|
|                                                  | -40 to 85       |                      |
| Ambient Operating Temperature (T <sub>A</sub> )  | -40 to 105      | °C                   |
|                                                  | -40 to 125      |                      |
| Storage Temperature                              | -65 to 150      | $^{\circ}\mathbb{C}$ |
| Transient Input/Output Voltage (note: overshoot) | -2.0 to VCC+2.0 | V                    |
| Applied Input/Output Voltage                     | -0.6 to VCC+0.4 | V                    |
| VCC                                              | -0.6 to 4.2     | V                    |

Figure 26. Input Test Waveform and Measurement Level

## **Maximum Negative Overshoot Waveform** Vss-2.0V ----



#### 8.4 Capacitance Measurement Conditions

| Symbol | Parameter                       | Min.             | Тур.       | Max. | Unit | Conditions |
|--------|---------------------------------|------------------|------------|------|------|------------|
| CIN    | Input Capacitance               | 6                |            | 6    | pF   | VIN=0V     |
| COUT   | Output Capacitance              |                  |            | 8    | pF   | VOUT=0V    |
| CL     | Load Capacitance                | 30               |            | pF   |      |            |
|        | Input Rise And Fall time        |                  |            | 5    | ns   |            |
|        | Input Pulse Voltage             | 0.1              | /CC to 0.8 | BVCC | V    |            |
|        | Input Timing Reference Voltage  | 0.2VCC to 0.7VCC |            | V    |      |            |
|        | Output Timing Reference Voltage | 0.5VCC           |            | V    |      |            |

Figure 27. Absolute Maximum Ratings Diagram



#### GD25WD40E/20E

#### 8.5 DC Characteristics

 $(T_A = -40 \,^{\circ}\text{C} \sim 85 \,^{\circ}\text{C}, VCC = 1.65 \sim 3.6V)$ 

| Symbol           | Parameter                | Test Condition           | Min.    | Тур.               | Max.    | Unit. |
|------------------|--------------------------|--------------------------|---------|--------------------|---------|-------|
| lu               | Input Leakage Current    |                          |         |                    | ±2      | μA    |
| I <sub>LO</sub>  | Output Leakage Current   |                          |         |                    | ±2      | μA    |
|                  | Charadles Command        | CS#=VCC,                 |         | 0.1 <sup>(3)</sup> | 0       | μΑ    |
| I <sub>CC1</sub> | Standby Current          | VIN=VCC or VSS           |         | 0.1(*)             | 2       |       |
|                  | Dana Dawar Dawa Cumant   | CS#=VCC,                 |         | 0.4(3)             |         | μΑ    |
| Icc2             | Deep Power-Down Current  | VIN=VCC or VSS           |         | 0.1 <sup>(3)</sup> | 2       |       |
|                  |                          | CLK=0.1VCC/              |         |                    |         |       |
|                  |                          | 0.9VCC                   |         | 3                  | 6       | m Λ   |
|                  |                          | at 104MHz,               |         | S                  | 0       | mA    |
|                  |                          | Q=Open(x1 I/O)           |         |                    |         |       |
|                  |                          | CLK=0.1VCC/              |         |                    |         |       |
|                  |                          | 0.9VCC                   |         | 0.5                | 4.5     | mA    |
|                  |                          | at 80MHz,                |         | 2.5                | 4.5     |       |
|                  |                          | Q=Open(x2 Output)        |         |                    |         |       |
|                  |                          | CLK=0.1VCC/              |         |                    |         | mA    |
|                  | O                        | 0.9VCC                   |         | 4.0                | 3.5     |       |
| Іссз             | Operating Current (Read) | at 50MHz,                |         | 1.3                |         |       |
|                  |                          | Q=Open(x1 I/O)           |         |                    |         |       |
|                  |                          | CLK=0.1VCC/              |         |                    | 4       |       |
|                  |                          | 0.9VCC                   |         | 4.5                |         | mA    |
|                  |                          | at 40MHz,                |         | 1.5                |         |       |
|                  |                          | Q=Open(x2 Output)        |         |                    |         |       |
|                  |                          | CLK=0.1VCC/              |         |                    |         |       |
|                  |                          | 0.9VCC                   |         | 4.0                | 0.5     | mA    |
|                  |                          | at 16MHz,                |         | 1.2                | 2.5     |       |
|                  |                          | Q=Open(x2 Output)        |         |                    |         |       |
| I <sub>CC4</sub> | Operating Current (PP)   | CS#=VCC                  |         | 7                  | 20      | mA    |
| Icc5             | Operating Current (WRSR) | CS#=VCC                  |         | 7                  | 20      | mA    |
| Icc6             | Operating Current (SE)   | CS#=VCC                  |         | 7                  | 20      | mA    |
| I <sub>CC7</sub> | Operating Current (BE)   | CS#=VCC                  |         | 7                  | 20      | mA    |
| Icc8             | Operating Current (CE)   | CS#=VCC                  |         | 7                  | 20      | mA    |
| VIL              | Input Low Voltage        |                          | -0.5    |                    | 0.2VCC  | V     |
| VIH              | Input High Voltage       |                          | 0.7VCC  |                    | VCC+0.4 | V     |
| Vol              | Output Low Voltage       | I <sub>OL</sub> = 100μA  |         |                    | 0.4     | V     |
| Vон              | Output High Voltage      | I <sub>OH</sub> = -100μA | VCC-0.2 |                    |         | V     |

#### Note:

- 1. Typical value tested at T = 25 °C. Icc3 ( $\geq$ 80MHz) tested at VCC = 3.3V. Icc3 (<80MHz) tested at VCC = 1.8V.
- 2. Value guaranteed by design and/or characterization, not 100% tested in production.
- 3. For USON6 (1.2x1.2mm) package,  $I_{CC1}$  =0.5 $\mu$ A,  $I_{CC2}$  =0.5 $\mu$ A.

GD25WD40E&20E-Rev1.5 32 September 2024



#### GD25WD40E/20E

(T<sub>A</sub> = -40 °C ~105 °C , VCC=1.65~3.6V)

| Symbol           | Parameter                | Test Condition           | Min.    | Тур.               | Max.    | Unit.  |
|------------------|--------------------------|--------------------------|---------|--------------------|---------|--------|
| ILI              | Input Leakage Current    |                          |         |                    | ±2      | μA     |
| I <sub>LO</sub>  | Output Leakage Current   |                          |         |                    | ±2      | μA     |
| Icc1             | Standby Current          | CS#=VCC,                 |         | 0.1 <sup>(3)</sup> | 10      | μA     |
|                  | Standby Current          | VIN=VCC or VSS           |         | 0.1\               | 10      | μΛ     |
| Icc2             | Deep Power-Down          | CS#=VCC,                 |         | 0.1 <sup>(3)</sup> | 10      | μΑ     |
| 1002             | Current                  | VIN=VCC or VSS           |         | 0.1\               | 10      | μΛ     |
|                  |                          | CLK=0.1VCC/              |         |                    |         |        |
|                  |                          | 0.9VCC                   |         | 3                  | 22      | mA     |
|                  |                          | at 104MHz,               |         | J                  |         | 1117 ( |
|                  |                          | Q=Open(x1 I/O)           |         |                    |         |        |
|                  |                          | CLK=0.1VCC/              |         |                    |         |        |
|                  |                          | 0.9VCC                   |         | 2.5                | 20      | mA     |
|                  |                          | at 80MHz,                |         | 2.5                | 2.5     | ША     |
|                  |                          | Q=Open(x2 Output)        |         |                    |         |        |
|                  |                          | CLK=0.1VCC/              |         |                    | 8       |        |
| lass             | Operating Current (Read) | 0.9VCC                   |         | 1.3                |         | mA     |
| Іссз             |                          | at 50MHz,                |         |                    |         |        |
|                  |                          | Q=Open(x1 I/O)           |         |                    |         |        |
|                  |                          | CLK=0.1VCC/              |         |                    | 7       | mA     |
|                  |                          | 0.9VCC                   |         | 1.5                |         |        |
|                  |                          | at 40MHz,                |         | 1.5                |         | ША     |
|                  |                          | Q=Open(x2 Output)        |         |                    |         |        |
|                  |                          | CLK=0.1VCC/              |         |                    | 5.5     |        |
|                  |                          | 0.9VCC                   |         | 1.2                |         | mA     |
|                  |                          | at 16MHz,                |         | 1.2                |         | ША     |
|                  |                          | Q=Open(x2 Output)        |         |                    |         |        |
| I <sub>CC4</sub> | Operating Current (PP)   | CS#=VCC                  |         | 7                  | 30      | mA     |
| I <sub>CC5</sub> | Operating Current        | CS#=VCC                  |         | 7                  | 30      | mA     |
| 1005             | (WRSR)                   | 00#=100                  |         | ,                  |         | ША     |
| I <sub>CC6</sub> | Operating Current (SE)   | CS#=VCC                  |         | 7                  | 30      | mA     |
| Icc7             | Operating Current (BE)   | CS#=VCC                  |         | 7                  | 30      | mA     |
| Icc8             | Operating Current (CE)   | CS#=VCC                  |         | 7                  | 30      | mA     |
| VIL              | Input Low Voltage        |                          | -0.5    |                    | 0.2VCC  | V      |
| VIH              | Input High Voltage       |                          | 0.7VCC  |                    | VCC+0.4 | V      |
| Vol              | Output Low Voltage       | I <sub>OL</sub> = 100μA  |         |                    | 0.4     | V      |
| Vон              | Output High Voltage      | I <sub>OH</sub> = -100µA | VCC-0.2 |                    |         | V      |

#### Note:

- 1. Typical value tested at T =  $25^{\circ}$ C. Icc3 ( $\geq$ 80MHz) tested at VCC = 3.3V. Icc3 (<80MHz) tested at VCC = 1.8V.
- 2. Value guaranteed by design and/or characterization, not 100% tested in production.
- 3. For USON6 (1.2x1.2mm) package,  $I_{CC1}$  =0.5 $\mu$ A,  $I_{CC2}$  =0.5 $\mu$ A.



#### GD25WD40E/20E

(T<sub>A</sub> = -40 °C ~125 °C , VCC=1.65~3.6V)

| Symbol           | Parameter                 | Test Condition          | Min.    | Тур.                | Max.    | Unit. |
|------------------|---------------------------|-------------------------|---------|---------------------|---------|-------|
| ILI              | Input Leakage Current     |                         |         |                     | ±2      | μA    |
| I <sub>LO</sub>  | Output Leakage Current    |                         |         |                     | ±2      | μA    |
| Icc1             | Standby Current           | CS#=VCC,                |         | 0.1 <sup>(3)</sup>  | 15      | ^     |
|                  | Standby Current           | VIN=VCC or VSS          |         | U. 1 <sup>(3)</sup> | 15      | μA    |
| Icc2             | Deep Power-Down           | CS#=VCC,                |         | 0.1 <sup>(3)</sup>  | 15      | ^     |
| ICC2             | Current                   | VIN=VCC or VSS          |         | 0.107               | 13      | μA    |
|                  |                           | CLK=0.1VCC/             |         |                     |         |       |
|                  |                           | 0.9VCC                  |         | 3                   | 22      | mA    |
|                  |                           | at 104MHz,              |         | 3                   | 22      | ША    |
|                  |                           | Q=Open(x1 I/O)          |         |                     |         |       |
|                  |                           | CLK=0.1VCC/             |         |                     |         |       |
|                  |                           | 0.9VCC                  |         | 2.5                 | 20      | mA    |
|                  |                           | at 80MHz,               |         | 2.5                 | 20      |       |
|                  |                           | Q=Open(x2 Output)       |         |                     |         |       |
|                  |                           | CLK=0.1VCC/             |         | 4.0                 | 8       |       |
|                  | On anoting Commont (Dood) | 0.9VCC                  |         |                     |         | mA    |
| Icc3             | Operating Current (Read)  | at 50MHz,               |         | 1.3                 |         |       |
|                  | Q=Open(x1 I/O)            |                         |         |                     |         |       |
|                  |                           | CLK=0.1VCC/             |         |                     | 10      | mA    |
|                  |                           | 0.9VCC                  |         | 1.5                 |         |       |
|                  |                           | at 40MHz,               |         | 1.5                 |         |       |
|                  |                           | Q=Open(x2 Output)       |         |                     |         |       |
|                  |                           | CLK=0.1VCC/             |         |                     | 0.5     |       |
|                  |                           | 0.9VCC                  |         | 1.2                 |         | A     |
|                  |                           | at 16MHz,               |         | 1.2                 | 8.5     | mA    |
|                  |                           | Q=Open(x2 Output)       |         |                     |         |       |
| I <sub>CC4</sub> | Operating Current (PP)    | CS#=VCC                 |         | 7                   | 30      | mA    |
| l                | Operating Current         | CS#=VCC                 |         | 7                   | 30      | mA    |
| I <sub>CC5</sub> | (WRSR)                    | C3#=VCC                 |         | 1                   | 30      | IIIA  |
| I <sub>CC6</sub> | Operating Current (SE)    | CS#=VCC                 |         | 7                   | 30      | mA    |
| Icc7             | Operating Current (BE)    | CS#=VCC                 |         | 7                   | 30      | mA    |
| Icc8             | Operating Current (CE)    | CS#=VCC                 |         | 7                   | 30      | mA    |
| VIL              | Input Low Voltage         |                         | -0.5    |                     | 0.2VCC  | V     |
| VIH              | Input High Voltage        |                         | 0.7VCC  |                     | VCC+0.4 | V     |
| Vol              | Output Low Voltage        | I <sub>OL</sub> = 100μA |         |                     | 0.4     | V     |
| Vон              | Output High Voltage       | Іон = -100μΑ            | VCC-0.2 |                     |         | V     |

#### Note:

- 1. Typical value tested at T =  $25^{\circ}$ C. Icc3 ( $\geq$ 80MHz) tested at VCC = 3.3V. Icc3 (<80MHz) tested at VCC = 1.8V.
- 2. Value guaranteed by design and/or characterization, not 100% tested in production.
- 3. For USON6 (1.2x1.2mm) package,  $I_{CC1}$  =0.5 $\mu$ A,  $I_{CC2}$  =0.5 $\mu$ A.



#### GD25WD40E/20E

#### 8.6 AC Characteristics

 $(T_A = -40^{\circ}C \sim 85^{\circ}C, VCC = 1.65 \sim 3.6V)$ 

| Symbol            | Parameter                                    | Min.                    | Тур. | Max. | Unit.   |
|-------------------|----------------------------------------------|-------------------------|------|------|---------|
| £                 | Serial Clock Frequency For: all commands     |                         |      | 101  | N 41 1— |
| f <sub>C1</sub>   | except 03H and 3BH, on 3.0~3.6V power supply |                         |      | 104  | MHz     |
| £                 | Serial Clock Frequency For: all commands     |                         |      | 70   | NALI-   |
| f <sub>C2</sub>   | except 03H and 3BH, on 2.1~3.0V power supply |                         |      | 70   | MHz     |
|                   | Serial Clock Frequency For: all commands     |                         |      |      |         |
| f <sub>C3</sub>   | except 03H and 3BH, on 1.65~2.1V power       |                         |      | 50   | MHz     |
|                   | supply                                       |                         |      |      |         |
| f <sub>R1</sub>   | Serial Clock Frequency For: Read (03H) ,Dual |                         |      | 80   | MHz     |
| IR1               | Output (3BH), on 3.0 - 3.6V power supply     |                         |      | 00   | IVITZ   |
| f <sub>R2</sub>   | Serial Clock Frequency For: Read (03H) ,Dual |                         |      | 60   | MHz     |
| IR2               | Output (3BH), on 2.1 - 3.0V power supply     |                         |      | 00   | IVII IZ |
| <b>f</b>          | Serial Clock Frequency For: Read (03H) ,Dual |                         |      | 40   | MU-     |
| f <sub>R3</sub>   | Output (3BH), on 1.65 – 2.1V power supply    |                         |      | 40   | MHz     |
| to                | Sorial Clock High Time                       | 45%                     |      |      | -       |
| tclh              | Serial Clock High Time                       | (1/ fc <sub>max</sub> ) |      |      | ns      |
| 4                 | Carial Clask Law Tires                       | 45%                     |      |      | no      |
| t <sub>CLL</sub>  | Serial Clock Low Time                        | (1/ fc <sub>max</sub> ) |      |      | ns      |
| tclch             | Serial Clock Rise Time (Slew Rate)           | 0.1                     |      |      | V/ns    |
| tchcl             | Serial Clock Fall Time (Slew Rate)           | 0.1                     |      |      | V/ns    |
| tslch             | CS# Active Setup Time                        | 10                      |      |      | ns      |
| tchsh             | CS# Active Hold Time                         | 10                      |      |      | ns      |
| tshch             | CS# Not Active Setup Time                    | 10                      |      |      | ns      |
| tchsl             | CS# Not Active Hold Time                     | 10                      |      |      | ns      |
| tsHSL             | CS# High Time (Read/Write)                   | 40                      |      |      | ns      |
| tsHQZ             | Output Disable Time                          |                         |      | 12   | ns      |
| tcLQX             | Output Hold Time                             | 0                       |      |      | ns      |
| tovch             | Data In Setup Time                           | 4                       |      |      | ns      |
| t <sub>CHDX</sub> | Data In Hold Time                            | 4                       |      |      | ns      |
|                   | Clock Low To Output Valid 3.0 ~ 3.6V         |                         |      | 6    | ns      |
| tclqv             | Clock Low To Output Valid 2.1~3.0V           |                         |      | 9    | ns      |
|                   | Clock Low To Output Valid 1.65 ~ 2.1V        |                         |      | 12   | ns      |
| t <sub>WHSL</sub> | Write Protect Setup Time Before CS# Low      | 20                      |      |      | ns      |
| tshwL             | Write Protect Hold Time After CS# High       | 100                     |      |      | ns      |
| t <sub>DP</sub>   | CS# High To Deep Power-Down Mode             |                         |      | 0.1  | μs      |
|                   | CS# High To Standby Mode Without Electronic  |                         |      | 2.4  |         |
| t <sub>RES1</sub> | Signature Read                               |                         |      | 0.1  | μs      |
| tres2             | CS# High To Standby Mode With Electronic     |                         |      | 2.4  |         |
|                   | Signature Read                               |                         |      | 0.1  | μs      |
| t <sub>W</sub>    | Write Status Register Cycle Time             |                         | 5    | 40   | ms      |



#### GD25WD40E/20E

| t <sub>BP1</sub> | Byte Program Time (First Byte)                  | 40  | 100 | μs |
|------------------|-------------------------------------------------|-----|-----|----|
| t <sub>BP2</sub> | Additional Byte Program Time (After First Byte) | 5   | 10  | μs |
| t <sub>PP</sub>  | Page Programming Time                           | 1.4 | 6   | ms |
| tse              | Sector Erase Time                               | 120 | 500 | ms |
| t <sub>BE1</sub> | Block Erase Time (32K Bytes)                    | 0.4 | 2   | s  |
| t <sub>BE2</sub> | Block Erase Time (64K Bytes)                    | 0.6 | 3   | s  |
| 4                | Chip Erase Time (GD25WD40E)                     | 4   | 15  | s  |
| tce              | Chip Erase Time (GD25WD20E)                     | 2   | 7.5 | S  |

#### Note:

- 1. Typical value at  $T_A = 25^{\circ}C$ , VCC = 1.65-3.6V.
- 2. Value guaranteed by design and/or characterization, not 100% tested in production.



## GD25WD40E/20E

 $(T_A = -40^{\circ}C \sim 105^{\circ}C, VCC = 1.65 \sim 3.6V)$ 

| Symbol            | Parameter                                       | Min.                    | Тур. | Max. | Unit.        |
|-------------------|-------------------------------------------------|-------------------------|------|------|--------------|
| £                 | Serial Clock Frequency For: all commands        |                         |      | 101  | N / I I -    |
| f <sub>C1</sub>   | except 03H and 3BH, on 3.0~3.6V power supply    |                         |      | 104  | MHz          |
| £                 | Serial Clock Frequency For: all commands        |                         |      | 70   | NAL 1-       |
| f <sub>C2</sub>   | except 03H and 3BH, on 2.1~3.0V power supply    |                         |      | 70   | MHz          |
|                   | Serial Clock Frequency For: all commands        |                         |      |      |              |
| f <sub>C3</sub>   | except 03H and 3BH, on 1.65~2.1V power          |                         |      | 50   | MHz          |
|                   | supply                                          |                         |      |      |              |
| £                 | Serial Clock Frequency For: Read (03H) ,Dual    |                         |      | 00   | NAL I—       |
| f <sub>R1</sub>   | Output (3BH), on 3.0 - 3.6V power supply        |                         |      | 80   | MHz          |
| £                 | Serial Clock Frequency For: Read (03H) ,Dual    |                         |      | 60   | NAL I—       |
| f <sub>R2</sub>   | Output (3BH), on 2.1 - 3.0V power supply        |                         |      | 60   | MHz          |
| ,                 | Serial Clock Frequency For: Read (03H) ,Dual    |                         |      | 40   | <b>NAL</b> 1 |
| f <sub>R3</sub>   | Output (3BH), on 1.65 – 2.1V power supply       |                         |      | 40   | MHz          |
| •                 | Sorial Clock High Time                          | 45%                     |      |      | n-           |
| t <sub>CLH</sub>  | Serial Clock High Time                          | (1/ fc <sub>max</sub> ) |      |      | ns           |
|                   | Carial Clask Law Tires                          | 45%                     |      |      |              |
| tcll              | Serial Clock Low Time                           | (1/ fc <sub>max</sub> ) |      |      | ns           |
| tclch             | Serial Clock Rise Time (Slew Rate)              | 0.1                     |      |      | V/ns         |
| tchcl             | Serial Clock Fall Time (Slew Rate)              | 0.1                     |      |      | V/ns         |
| t <sub>SLCH</sub> | CS# Active Setup Time                           | 10                      |      |      | ns           |
| tchsh             | CS# Active Hold Time                            | 10                      |      |      | ns           |
| <b>t</b> shch     | CS# Not Active Setup Time                       | 10                      |      |      | ns           |
| t <sub>CHSL</sub> | CS# Not Active Hold Time                        | 10                      |      |      | ns           |
| t <sub>SHSL</sub> | CS# High Time (Read/Write)                      | 40                      |      |      | ns           |
| tshqz             | Output Disable Time                             |                         |      | 12   | ns           |
| tclqx             | Output Hold Time                                | 0                       |      |      | ns           |
| t <sub>DVCH</sub> | Data In Setup Time                              | 4                       |      |      | ns           |
| tchdx             | Data In Hold Time                               | 4                       |      |      | ns           |
|                   | Clock Low To Output Valid 3.0~3.6V              |                         |      | 6    | ns           |
| tclqv             | Clock Low To Output Valid 2.1~3.0V              |                         |      | 9    | ns           |
|                   | Clock Low To Output Valid 1.65~2.1V             |                         |      | 12   | ns           |
| twhsl             | Write Protect Setup Time Before CS# Low         | 20                      |      |      | ns           |
| tshwL             | Write Protect Hold Time After CS# High          | 100                     |      |      | ns           |
| t <sub>DP</sub>   | CS# High To Deep Power-Down Mode                |                         |      | 0.1  | μs           |
| <u> </u>          | CS# High To Standby Mode Without Electronic     |                         |      |      |              |
| t <sub>RES1</sub> | Signature Read                                  |                         |      | 0.1  | μs           |
|                   | CS# High To Standby Mode With Electronic        |                         |      |      |              |
| t <sub>RES2</sub> | Signature Read                                  |                         |      | 0.1  | μs           |
| tw                | Write Status Register Cycle Time                |                         | 5    | 40   | ms           |
| t <sub>BP1</sub>  | Byte Program Time (First Byte)                  |                         | 40   | 110  | μs           |
| t <sub>BP2</sub>  | Additional Byte Program Time (After First Byte) |                         | 5    | 12   | μs           |



### GD25WD40E/20E

| t <sub>PP</sub>  | Page Programming Time        | 1.4 | 6   | ms |
|------------------|------------------------------|-----|-----|----|
| t <sub>SE</sub>  | Sector Erase Time            | 120 | 550 | ms |
| t <sub>BE1</sub> | Block Erase Time (32K Bytes) | 0.4 | 2.2 | s  |
| t <sub>BE2</sub> | Block Erase Time (64K Bytes) | 0.6 | 3.5 | s  |
| 4                | Chip Erase Time (GD25WD40E)  | 4   | 18  | S  |
| tce              | Chip Erase Time (GD25WD20E)  | 2   | 9   | S  |

#### Note:

- 1. Typical value at  $T_A = 25^{\circ}C$ , VCC = 1.65-3.6V.
- 2. Value guaranteed by design and/or characterization, not 100% tested in production.



## GD25WD40E/20E

(T<sub>A</sub> = -40°C ~125°C VCC=1.65~3.6V)

| Symbol            | Parameter                                       | Min.                    | Тур. | Max. | Unit.    |
|-------------------|-------------------------------------------------|-------------------------|------|------|----------|
| f                 | Serial Clock Frequency For: all commands        |                         |      | 104  | MLI      |
| f <sub>C1</sub>   | except 03H and 3BH, on 3.0~3.6V power supply    |                         |      | 104  | MHz      |
| · ·               | Serial Clock Frequency For: all commands        |                         |      | 70   | NAL I    |
| f <sub>C2</sub>   | except 03H and 3BH, on 2.1~3.0V power supply    |                         |      | 70   | MHz      |
|                   | Serial Clock Frequency For: all commands        |                         |      |      |          |
| f <sub>C3</sub>   | except 03H and 3BH, on 1.65~2.1V power          |                         |      | 50   | MHz      |
|                   | supply                                          |                         |      |      |          |
| £                 | Serial Clock Frequency For: Read (03H) ,Dual    |                         |      | 90   | MU       |
| f <sub>R1</sub>   | Output (3BH), on 3.0 - 3.6V power supply        |                         |      | 80   | MHz      |
| · ·               | Serial Clock Frequency For: Read (03H) ,Dual    |                         |      | 00   | NALI-    |
| f <sub>R2</sub>   | Output (3BH), on 2.1 - 3.0V power supply        |                         |      | 60   | MHz      |
|                   | Serial Clock Frequency For: Read (03H) ,Dual    |                         |      | 40   | N 41 1   |
| f <sub>R3</sub>   | Output (3BH), on 1.65 – 2.1V power supply       |                         |      | 40   | MHz      |
| 4                 | Sorial Clark High Time                          | 45%                     |      |      |          |
| t <sub>CLH</sub>  | Serial Clock High Time                          | (1/ fc <sub>max</sub> ) |      |      | ns       |
|                   | 0 : 10 11                                       | 45%                     |      |      |          |
| tcll              | Serial Clock Low Time                           | (1/ fc <sub>max</sub> ) |      |      | ns       |
| tclch             | Serial Clock Rise Time (Slew Rate)              | 0.1                     |      |      | V/ns     |
| tchcl             | Serial Clock Fall Time (Slew Rate)              | 0.1                     |      |      | V/ns     |
| t <sub>SLCH</sub> | CS# Active Setup Time                           | 10                      |      |      | ns       |
| tснsн             | CS# Active Hold Time                            | 10                      |      |      | ns       |
| tsнсн             | CS# Not Active Setup Time                       | 10                      |      |      | ns       |
| t <sub>CHSL</sub> | CS# Not Active Hold Time                        | 10                      |      |      | ns       |
| t <sub>SHSL</sub> | CS# High Time (Read/Write)                      | 40                      |      |      | ns       |
| tshqz             | Output Disable Time                             |                         |      | 12   | ns       |
| tcLQX             | Output Hold Time                                | 0                       |      |      | ns       |
| t <sub>DVCH</sub> | Data In Setup Time                              | 4                       |      |      | ns       |
| tchdx             | Data In Hold Time                               | 4                       |      |      | ns       |
|                   | Clock Low To Output Valid 3.0~3.6V              |                         |      | 6    | ns       |
| tclqv             | Clock Low To Output Valid 2.1~3.0V              |                         |      | 9    | ns       |
|                   | Clock Low To Output Valid 1.65~2.1V             |                         |      | 12   | ns       |
| twhsl             | Write Protect Setup Time Before CS# Low         | 20                      |      |      | ns       |
| tshwL             | Write Protect Hold Time After CS# High          | 100                     |      |      | ns       |
| t <sub>DP</sub>   | CS# High To Deep Power-Down Mode                |                         |      | 0.1  | μs       |
|                   | CS# High To Standby Mode Without Electronic     |                         |      |      | F        |
| t <sub>RES1</sub> | Signature Read                                  |                         |      | 0.1  | μs       |
|                   | CS# High To Standby Mode With Electronic        |                         |      |      |          |
| t <sub>RES2</sub> | Signature Read                                  |                         |      | 0.1  | μs       |
| t <sub>W</sub>    | Write Status Register Cycle Time                |                         | 5    | 40   | ms       |
| t <sub>BP1</sub>  | Byte Program Time (First Byte)                  |                         | 40   | 120  | μs       |
| t <sub>BP2</sub>  | Additional Byte Program Time (After First Byte) |                         | 5    | 14   | μs<br>μs |



### GD25WD40E/20E

| t <sub>PP</sub>  | Page Programming Time        | 1.4 | 6   | ms |
|------------------|------------------------------|-----|-----|----|
| t <sub>SE</sub>  | Sector Erase Time            | 120 | 600 | ms |
| t <sub>BE1</sub> | Block Erase Time (32K Bytes) | 0.4 | 2.5 | s  |
| t <sub>BE2</sub> | Block Erase Time (64K Bytes) | 0.6 | 4   | s  |
| 4                | Chip Erase Time (GD25WD40E)  | 4   | 20  | S  |
| t <sub>CE</sub>  | Chip Erase Time (GD25WD20E)  | 2   | 10  | S  |

#### Note:

- 1. Typical value at  $T_A = 25^{\circ}C$ , VCC = 1.65-3.6V.
- 2. Value guaranteed by design and/or characterization, not 100% tested in production.

Figure 28. Input Timing



Figure 29. Output Timing





### GD25WD40E/20E

#### Figure 30. WP# Timing



#### 9 ORDERING INFORMATION



#### 9.1 **Valid Part Numbers**

## Please contact GigaDevice regional sales for the latest product selection and available form factors.

### Temperature Range I: Industrial (-40°C to +85°C)

| Product Number | Density | Package Type         | Packing<br>Options |
|----------------|---------|----------------------|--------------------|
| GD25WD40EK6IG  | 4Mbit   | LISONG (1 2v1 2mm)   | D                  |
| GD25WD20EK6IG  | 2Mbit   | USON6 (1.2x1.2mm)    | R                  |
| GD25WD40EKIG   | 4Mbit   | LICONIO (4 Ev.4 Emm) | Б                  |
| GD25WD20EKIG   | 2Mbit   | USON8 (1.5x1.5mm)    | R                  |
| GD25WD40EEIG   | 4Mbit   | LICONIO (2)(2)mm)    | Б                  |
| GD25WD20EEIG   | 2Mbit   | USON8 (3x2mm)        | R                  |
| GD25WD40ETIG   | 4Mbit   | CODO 450mil          | T/V/D              |
| GD25WD20ETIG   | 2Mbit   | SOP8 150mil          | T/Y/R              |

#### Temperature Range J: Industrial+ (-40°C to +105°C)

| Product Number | Density | Package Type          | Packing<br>Options |
|----------------|---------|-----------------------|--------------------|
| GD25WD40EK6JG  | 4Mbit   | USON6 (1.2v1.2mm)     | R                  |
| GD25WD20EK6JG  | 2Mbit   | USON6 (1.2x1.2mm)     | K                  |
| GD25WD40EKJG   | 4Mbit   | USON8 (1.5x1.5mm)     | R                  |
| GD25WD20EKJG   | 2Mbit   | 030108 (1.3x1.311111) | IX.                |
| GD25WD40EEJG   | 4Mbit   | USON8 (3x2mm)         | R                  |
| GD25WD20EEJG   | 2Mbit   | USONO (SXZIIIII)      | K                  |
| GD25WD40ETJG   | 4Mbit   | COD9 150mil           | T/Y/R              |
| GD25WD20ETJG   | 2Mbit   | SOP8 150mil           | 1/1/R              |

### Temperature Range E: Industrial+ (-40°C to +125°C)

| Product Number | Density | Package Type          | Packing<br>Options |
|----------------|---------|-----------------------|--------------------|
| GD25WD40EK6EG  | 4Mbit   | USON6 (1.2x1.2mm)     | R                  |
| GD25WD20EK6EG  | 2Mbit   | 050100 (1.2x1.211111) | K                  |
| GD25WD40EKEG   | 4Mbit   | LISONIO (1 Ev1 Emm)   | R                  |
| GD25WD20EKEG   | 2Mbit   | USON8 (1.5x1.5mm)     | N.                 |



## GD25WD40E/20E

| GD25WD40EEEG | 4Mbit              | USON8 (3x2mm) | ь     |
|--------------|--------------------|---------------|-------|
| GD25WD20EEEG | GD25WD20EEEG 2Mbit |               | IX.   |
| GD25WD40ETEG | 4Mbit              | SOP8 150mil   | TMD   |
| GD25WD20ETEG | GD25WD20ETEG 2Mbit |               | T/Y/R |



### 10 PACKAGE INFORMATION

### 10.1 Package USON6 (1.2x1.2mm)





Top View

Side View



**Bottom View** 

#### **Dimensions**

|    | mbol<br>Jnit | A    | <b>A</b> 1 | b    | D    | E    | С            | е           | ٦    | h           |
|----|--------------|------|------------|------|------|------|--------------|-------------|------|-------------|
|    | Min          | 0.35 | 0.00       | 0.10 | 1.15 | 1.15 | 0.407        | 0.40        | 0.35 | 0.42        |
| mm | Nom          | -    | 0.02       | 0.15 | 1.20 | 1.20 | 0.127<br>REF | 0.40<br>BSC | 0.40 | 0.12<br>REF |
|    | Max          | 0.40 | 0.05       | 0.20 | 1.25 | 1.25 | REF          | DSC         | 0.45 | NEF         |

#### Note:

- 1. Coplanarity  $\leq$ 0.08mm. Package edge tolerance  $\leq$ 0.10mm.
- 2. The lead shape may be of little difference according to different package factories. These lead shapes are compatible with each other.

GD25WD40E&20E-Rev1.5 45 September 2024



## 10.2 Package USON8 (1.5x1.5mm)





Top View

Side View



**Bottom View** 

#### **Dimensions**

| Sy | mbol | ۸          | A1   | A2          | А3           | h    | D    | Е    | D1   | E1          | D2   | E2   |             | _    | L1   | K           | K1          | K2   |
|----|------|------------|------|-------------|--------------|------|------|------|------|-------------|------|------|-------------|------|------|-------------|-------------|------|
| ι  | Jnit | A A1 A2 A3 |      | AS          | b            | D    | _    | וט   | E1   | DZ          | EZ   | е    | _           | LI   | N.   | K I         | NZ          |      |
|    | Min  | 0.40       | 0.00 | 0.22        | 0.407        | 0.13 | 1.40 | 1.40 | 0.20 | 0.05        | 0.60 | 1.20 |             | 0.15 | 0.06 | 0.20        | 0.40        | 0.15 |
| mm | Nom  | 0.45       | 0.02 | 0.33<br>REF | 0.127<br>REF | 0.18 | 1.50 | 1.50 |      | 0.05<br>REF | 0.70 | 1.30 | 0.40<br>REF | 0.20 | REF  | 0.20<br>REF | 0.10<br>REF | REF  |
|    | Max  | 0.50       | 0.05 | NEF         | NEF          | 0.25 | 1.60 | 1.60 | NEF  | NEF         | 0.80 | 1.40 | NEF         | 0.25 | NEF  | NEF         | NEF         | NEF  |

#### Note:

- 1. The exposed metal pad area on the bottom of the package is not connected to any internal signal. It is OK to connect it to the system ground (GND) or leave it floating.
- 2. Coplanarity ≤0.08mm. Package edge tolerance≤0.10mm.
- 3. The lead shape may be of little difference according to different package factories. These lead shapes are compatible with each other.



## 10.3 Package USON8 (3x2mm)





Top View

Side View



**Bottom View** 

#### **Dimensions**

| Syı | mbol | Α.   | A1   |      | b    | D    | D1   | Е    | E1   |      |      | L1   |
|-----|------|------|------|------|------|------|------|------|------|------|------|------|
| U   | Init | Α    | AI   | С    | b    |      | , Di | _    | -1   | е    | L    |      |
|     | Min  | 0.40 | 0.00 | 0.10 | 0.20 | 2.90 | 0.15 | 1.90 | 1.55 |      | 0.30 |      |
| mm  | Nom  | 0.45 | 0.02 | 0.15 | 0.25 | 3.00 | 0.20 | 2.00 | 1.60 | 0.50 | 0.35 | 0.10 |
|     | Max  | 0.50 | 0.05 | 0.20 | 0.30 | 3.10 | 0.25 | 2.10 | 1.65 |      | 0.40 |      |

#### Note:

- 1. The exposed metal pad area on the bottom of the package is not connected to any internal signal. It is OK to connect it to the system ground (GND) or leave it floating.
- 2. Coplanarity ≤0.08mm. Package edge tolerance≤0.10mm.
- 3. The lead shape may be of little difference according to different package factories. These lead shapes are compatible with each other.

GD25WD40E&20E-Rev1.5 47 September 2024



## 10.4 Package SOP8 150MIL









#### **Dimensions**

| Sy | mbol |      | ۸.1  | A2   | <b>L</b> |      | D    | _    | E1   |      |      | 1.4  | <b>L</b> | 0  |
|----|------|------|------|------|----------|------|------|------|------|------|------|------|----------|----|
| ι  | Jnit | Α    | A1   | AZ   | b        | С    | J    | Е    | E1   | е    | _    | L1   | h        | θ  |
|    | Min  | -    | 0.10 | 1.25 | 0.31     | 0.10 | 4.80 | 5.80 | 3.80 |      | 0.40 |      | 0.25     | 0° |
| mm | Nom  | -    | 0.15 | 1.45 | 0.41     | 0.20 | 4.90 | 6.00 | 3.90 | 1.27 | -    | 1.04 | -        | -  |
|    | Max  | 1.75 | 0.25 | 1.55 | 0.51     | 0.25 | 5.00 | 6.20 | 4.00 |      | 0.90 |      | 0.50     | 8° |

#### Note:

- 1. Dimension D does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15mm per end.
- 2. Dimension E1 does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25mm per end.

GD25WD40E&20E-Rev1.5 48 September 2024

## GD25WD40E/20E

## 11 REVISION HISTORY

| Version No | Description                                                               | Page      | Date       |
|------------|---------------------------------------------------------------------------|-----------|------------|
| 1.0        | Initial release                                                           | All       | 2022-3-31  |
| 1.1        | Update Package USON6 1.2x1.2mm                                            | P47       | 2022-10-18 |
| 1.2        | Modify tCLQV into three voltage range:"3.0-3.6V", "2.1-3.0V", "1.65-2.1V" | P34,36,38 | 2023-2-9   |
| 1.3        | Add the typical value of Icc1 and Icc2 for USON6 (1.2x1.2mm)              | P4        | 2023-7-14  |
|            | Add the note of Icc1 and Icc2 for USON6 (1.2x1.2mm)                       | P31-33    |            |
| 1.4        | Modify Typical Value of Icc3                                              | P31-32    | 2023-11-29 |
|            | Remove TSSOP8 173mil Package                                              |           |            |
|            | Update Ordering Information                                               | P41-43    |            |
|            | Modify Note1 of USON8 Package                                             | P45-46    |            |
| 1.5        | Modify Block Diagram                                                      | P8        | 2024-9-5   |
|            | Update Ordering Information                                               | P42-44    |            |
|            | Modify Note of SOP8 150mil Package                                        | P48       |            |

**GD25WD40E/20E** 

### **Important Notice**

This document is the property of GigaDevice Semiconductor Inc. and its subsidiaries (the "Company"). This document, including any product of the Company described in this document (the "Product"), is owned by the Company according to the laws of the People's Republic of China and other applicable laws. The Company reserves all rights under such laws and no Intellectual Property Rights are transferred (either wholly or partially) or licensed (either expressly or impliedly). The names and brands of third party referred thereto (if any) are the property of their respective owner and referred to for identification purposes only.

The Company does not assume any warranty or condition, express or implied, with regard to this document or any Product, including, but not limited to, the implied warranties of merchantability, fitness for any particular purpose, noninfringement, or any warranty arising out of the application or use of any Product described in this document. Any information provided in this document is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application and any product produced. Except for customized products which has been expressly identified in the applicable agreement, the Products are designed, developed, and/or manufactured for ordinary business, industrial, personal, and/or household applications only. The Products are not designed or intended for use in, and no warranty is made respect to, any applications designed or intended for the operation of weaponry, nuclear equipment, atomic energy control instruments, combustion control instruments, airplane or spaceship instruments, traffic signal instruments, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants etc.), pollution control or hazardous substances management, or other uses where failure to perform can reasonably be expected to result in personal injury, death, property or environmental damage ("Unintended Uses"). Customers shall take any and all actions to ensure using and selling the Products in accordance with the applicable laws and regulations. The Company is not liable, in whole or in part, and customers shall and hereby do release the Company as well as it's suppliers and/or distributors from any claim, damage, or other liability arising from or related to all Unintended Uses of the Products. Customers shall indemnify and hold the Company as well as it's suppliers and/or distributors harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of the Products. Customers shall discard the device according to the local environmental law.

Information in this document is provided solely in connection with the Products. The Company reserves the right to make changes, corrections, modifications or improvements to this document and the Products and services described herein at any time, without notice. And the company shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.